Part Number Hot Search : 
AD760 ATTIN CIL931 5558GS7F 20PT1021 CIL931 UPD8048H 5558GS7F
Product Description
Full Text Search
 

To Download ATA5282 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 Features
* * * * * * * * * * * *
Three Input Channels for 3D Antennas 2.8 mVPP Sensitivity Typically Ultra Low Current Operation Consumption 2 A Standby Current Typically 4 A Active Current Typically Power Supply 2 V to 4.2 V Carrier Frequency Range from 100 kHz to 150 kHz Wake-up Function for a Microcontroller Header Detection Baud Rate up to 4 kbps (ASK Manchester Modulation) Bi-directional Two-wire Interface ESD According to Automotive Requirements
Benefits
* Digital RSSI for Field Strength Measurement * Coils Input Range from 2.8 mVPP to 3.1 VPP Typically * High Sensitivity
Ultra Low Power 125 kHz 3D Wake-up Receiver with RSSI ATA5282 Preliminary
Applications
* * * *
Passive Entry Go (PEG)/Car Access Position Indicator Home Access Control RFID Systems
Description
The ATA5282 is a 125-kHz ultra low power receiver IC with three input channels for Passive Entry Go applications. It includes all circuits for an LF wake-up channel. The three sensitive input stages of the IC amplifier demodulate and measure the input signal from the antenna coils. The microcontroller interface of the IC outputs the data signal as well as the measured RSSI values. During standby mode, the header detection unit monitors the incoming signal and generates a wake-up signal for the microcontroller if the IC receives a valid 125-kHz carrier signal. By combining the IC with an antenna coil, a microcontroller, an RF transmitter/transceiver and a battery, it is possible to design a complete hands-free key for Passive Entry Go applications.
Rev. 4694A-AUTO-03/03
1
Figure 1. Block Diagram
Battery
VDD
TC VSS
ATA5282
3 Channel Amplifier
L1
with AGC Timing control
L2
Signal conditioner Header detection
NDATA / NWAKEUP
L3
select 3
Vref
8 field strength
Serial interface
NSCL
Pin Configuration
Figure 2. Pinning TSSOP 8L
COIL1 COIL2 COIL3 VSS
1 2 3 4
8 7 6 5
VDD NDATA NSCL TC
Pin Description
Pin 1 2 3 4 5 6 7 8 Symbol COIL1 COIL2 COIL3 VSS TC NSCL NDATA VDD Function Input: Coil channel X Input: Coil channel Y Input: Coil channel Z Circuit ground Output: Current output for oscillator adjustment Input: Clock for serial interface (default high) Input/Output: I/O data for serial interface and field strength measurement/Wake-up function (default high) Battery voltage
2
ATA5282
4694A-AUTO-03/03
ATA5282
Functional Description
The ATA5282 is a 3-channel ASK receiver for 125-kHz carrier signals. Its three active input stages with very low power consumption and high input sensitivity allow to connect up to 3 antennas for direction-independent wake-up function and data transfer. Without a carrier signal the ATA5282 operates in standby listen mode. In this mode, it monitors the 3 Coil inputs with a very low current consumption. To activate the IC and the connected control unit, the transmitting end must send a preamble carrier burst and the header code. When a preamble has been detected, the IC activates the internal oscillator and the header check. The last gap at the end of a valid header enables the NDATA output. During data transfer, the NDATA pin outputs the demodulated and merged signal of the 3 input stages. To achieve data rates up to 4 kbps for input signals from 2.8 mVPP to 3.1 VPP it is necessary to control the gain of the amplifiers. Each of the 3 input stages contain an amplifier with Automatic Gain Control (AGC). It is used to adapt the gain to the incoming signal strength, and is also used as RSSI for field strength measurements. The integrated synchronous serial interface uses the NSCL together with the NDATA pin as clock and data line. It allows to control several functions as well as read out the received signal field strength. Enabling only single coil inputs, freezing the actual status of the automatic gain control or resetting the complete circuit to the initial state at any time are built-in features. When communication is finished or a time out event occurs, the internal watchdog timer or reset command via the serial interface sets the IC to standby listen mode.
3
4694A-AUTO-03/03
Functional State Diagram This diagram gives an overview of the major tasks performed by the ATA5282. The
detailed function of the automatic gain control that is active during preamble check, header check and data transfer is not shown here. Figure 3. ATA5282 State Diagram
Stand by
Waiting for RF-Signal
Signal detected
Gap detected before 192 periods
Count 192 periods
Preamble check
No valid header within 2 ms
Gap detected after 192 periods 360 ms gone
No data received for 20 ms
Oscillator run
Start watchdog
Start header check
Start header timeout check
Check 8 edges of demodulated signal
Header timing check
Header timeout
Header ok
Stop if header ok
Wake up microcontroller
Enable data output
Start quietness check
360 ms watchdog
20ms quietness check
Restart if signal detected
Switch demodulated signal to data output
4
ATA5282
4694A-AUTO-03/03
ATA5282
AGC Amplifier
Each of the three input stages contain an AGC amplifier to amplify the input signal from the Coil. The gain is adjusted by the automatic gain control circuit if a preamble signal is detected. The high dynamic range of the AGC amplifier enables the IC to work with input signals from 2.8 mVPP to 3.1 VPP. After the AGC settling time has elapsed, the amplifier output delivers a 125-kHz signal with an amplitude adjusted for the following evaluation circuits (preamble detection, signal conditioner, wake-up). For correct demodulation, the signal conditioner needs an appropriate internal signal amplitude. To control the input signal, the ATA5282 has a built-in digital AGC for each input channel. This gain control circuit regulates the internal signal amplitude to the reference level (Ref2, Figure 4). The gain control uses the signal of the input channel with the highest amplitude for the regulation as well as signal for the signal conditioner. During the preamble, each period of the carrier signal decreases the gain if the internal signal exceeds the reference level. If the signal does not achieve the reference level, each period increases the gain. After 192 preamble periods, the standard gain control mode is activated. In this mode, the gain is decreased every two periods if the internal signal exceeds the reference level and increased every eight periods if the reference level is not achieved. These measures assure that the input signal's envelope deformation will be minimized. During the gaps between signal bursts, the gain control is frozen to avoid that the gain be modified by noise signals. The tuning range of the AGC is subdivided into 256 regulator steps. The settling time for the full tuning range requires 320 periods (192 + (2 64) periods) during a preamble phase. To accelerate the settling time, fast gain control mode can be activated via the serial interface. In this mode, the tuning range is subdivided into 128 steps and the settling time is two times faster. In standby listen mode, the gain is reset to the maximum value. A proper carrier signal activates the automatic gain control. The preamble (Figure 9) with up to 320 periods of the 125 kHz magnetic field is used to control the gain of the input amplifiers. To detect the starting point of the header, the start gap should not exceed 256 s (32 periods of 125 kHz).
Automatic Gain Control
5
4694A-AUTO-03/03
Figure 4. Automatic Gain Control
Transmitted signal
Coil input
Gain control reference Gap detection reference
Ref.2
100%
Gaincontrolled signal
Ref.1
50%
Demodulated output
6
ATA5282
4694A-AUTO-03/03
ATA5282
Field Strength RSSI (Received Signal Strength Indicator)
The digital value of the AGC counter is used as an indicator for the corresponding field strength of the input signal. The digital value can be accessed by the microcontroller via the serial interface. Figure 5. Field Strength as a Function of Coil Input Signal
255
Digital Value of Field Strength (RSSI_V)
224 192 max. 160 128 96 64 32 0 0,001 min.
Limiter active
0,01
0,1
1
10
Coil Input Signal (VCI ) PP
The characteristic gain control value versus the coil input signal (see Figure 5) can be calculated by using the following equation: RSSI_V = ROUND (32.36 Ln(VCI)PP + 192.7) RSSI_V: Ln(): VCI: Digital value of field strength Natural logarithm function Coil input voltage
With the variation of the gain the coil input impedance changes from high impedance to minimal 143 kW (Figure 6). This impedance variation is an insignificant influence to the quality factor of the resonant circuits. Figure 6. Coil Input Impedance
10000 max. typ. min.
Z (k W )
1000
100 1 10 100 1000 10000
Coil Input Signal (mV PP )
7
4694A-AUTO-03/03
Signal Conditioner
The signal conditioner operates on the demodulated output signal of all three channels. Figure 7. Function of Signal Conditioner
Internal signals
Medium signal strength
Input
Channel 1
Internal GAP
High signal strength
Input
Channel 2
Internal GAP
Low signal strength
Input
Channel 3
Internal GAP
Signal conditioner output (NDATA)
The AGC reduces the gain of all 3 channels with reference to the signal with the highest amplitude. This automatically reduces the gain of channels with medium or low input signal amplitudes which results in the suppression of further process of these channels. The logical combination of the 3 demodulated output signals mostly represents the signal with the highest input amplitude.
Preamble Detection
To prevent the circuit from unintended operations in a noisy environment, the preamble is checked to consist of 192 periods minimum. Three consecutive periods missing do not disturb counting. With this check passed, the circuit starts the internal oscillator at the end of the preamble (Figure 11). The AGC needs a maximum of 256 steps for full range tuning of amplifiers. Before data transmission occurs the IC remains in standby listen mode. To prevent the circuit from unintended operations in a noisy environment, the preamble detection circuit checks the input signal. A valid signal is detected by a counter circuit after 192 carrier periods without interrupts. Short interrupts which are suppressed by the signal conditioner are tolerated. If a valid carrier (preamble) has been found, the circuit starts the automatic gain control. It requires up to 256 carrier periods for settling. The complete preamble should have at least 320 carrier periods.
8
ATA5282
4694A-AUTO-03/03
ATA5282
Internal Oscillator
If the end of the preamble is detected, the internal oscillator starts operating. It works as a time base to generate the time windows for the header detection, the header time-out check, the 20-ms-no-signal check and the data transmission duration watchdog. An external resistor connected to TC selects the oscillators frequency and defines all internal timings. The preamble needs to be followed by the specific header. This header ensures that the built-in header detection wakes up the controller only with a valid signal. One possible protocol used for wake-up and data transmission is shown in Figure 9 and Figure 11. The standard header information must be transferred in OOK-mode (On-Off-Keying) with a duty cycle of 50%. The header detection starts with the start gap. A valid header requires 8 consecutive samples of rising and falling edges before the NDATA pin switches from high to low. Figure 8. Standard Header
Header Detection and Wake-up
32 End of periods preamble of 125 kHz
16 periods of 125 kHz
16 16 periods periods off on
Standard header tOFF Demodulated internal signal Internal detection windows
tSTART_L tEND_L tSTART_S tEND_S tSTART_S tEND_S
1152 s tON
tSTART_S tEND_S
If no valid header has been detected within 2 ms, beginning at the end of the preamble, the header time-out check stops the oscillator and resets the gain control as well as the header detection circuit to their initial state. The circuit then waits for the next preamble. In case of corrupted data or in a noisy environment, the controller also may use the serial interface to reset the ATA5282 to the initial state. This is performed by shifting a specific command into the internal command register.
9
4694A-AUTO-03/03
Figure 9. Wake-up Protocol for 125-kHz ASK Modulation
Preamble
2 ms
256 periods of 125 kHz 32 periods off
Header
about 1 ms
16 16 periods periods on off
Synch 0.5 ms
Input signal Internally demodulated signal Header detection Internal wake-up NDATA/ NWAKEUP
Header valid
n Bit Data
End of Data
32 periods of 125 kHz
Input signal
Internal wake-up
0
NDATA/ NWAKEUP
1
1
20 ms no signal
10
ATA5282
4694A-AUTO-03/03
ATA5282
Data Output
The wake-up signal enables the data pin that delivers the received and demodulated data stream to the controller. Sampling and decoding has to be performed by the controller. An example for data coding is given in the "n Bit Data" field (Figure 9). This kind of modulation requires an indication of the end of data, for example, by a burst that differs from the other transmitted bits. As the circuit does not check the received data (except the header), it is up to the base station which kind of modulation (pulse distance, Manchester, bi-phase...) is used. The data output signal is derived from the internal GAP detection. Table 1 describes how the timing depends on different conditions of the applied input signal. The Q-factor of the external LC-tank as well as the signal strength influence the pulse width of the output signal.
Figure 10. Output Timing Conditons
100% 50% Coil input
Internal comparator output Internal NGAP
a
b
c
d
a + b = Data delay time tON c + d = Data delay time tOFF
Table 1. Typical Output Timing versus Signal Strength at 3.2 V Supply Voltage
Input Signal Minimum, 2 mVPP Medium, VCI < 3.2 VPP Strong, VCI 3.2 VPP a, c (Figure 10) Depends on Q-factor b (Periods) no Q 2 to 4 2 to 4 2 to 4 Q 14 3 to 5 3 to 5 2 to 4 Q 20 4 to 6 4 to 6 2 to 4 no Q 2 to 4 2 to 4 2 to 4 d (Periods) Q 14 3 to 5 3 to 5 3 to 5 Q 20 3 to 5 3 to 5 3 to 5
11
4694A-AUTO-03/03
Current Profile and Reset As long as the ATA5282 does not receive and recognize a valid preamble, it stays in a low-current listen mode with the gain control and the header detection reset to their iniFunction
tial state. After the circuit has passed the preamble check, the internal oscillator and the watchdog (for a 360 ms interval) starts. This results in an increased current consumption. The target of the different reset sources is to reduce the current consumption as fast as possible back to the initial value. This can take place at the end of the header time-out check at the earliest. If no valid header has been detected within 2 ms, the circuit switches back to the initial state. With wake-up activated, three further mechanism are available to control the reset. One under control of the connected microcontroller, one if no signal is received and one unconditional after a fixed time. The controller may shift the SOFTRES-command into the internal command register to force the circuit into the reset state. This may be useful if the controller detects that the received data are corrupted. The ATA5282 itself permanently checks for incoming signals. An interval of 20 ms (no signal received) also leads to the reset state. If it is not possible to find an interval with no signal for 20 ms, for example, in a noisy environment or due to customer protocol requirements, the watchdog forces the circuit into the reset state after a fixed time interval of 360 ms at most.
Figure 11. Current Profile and Reset Timing
Protocol Valid preamble detected Valid header detected Internal oscillator
Preamble
Start gap
Header
n Bit Data
2 ms interval
Header time out check
Reset if no header detected
20 ms interval
20 ms no data
reset if no data
360 ms interval
Data transmission duration watchdog
Unconditional reset
Current profile
4 A 2 A 2 A
12
ATA5282
4694A-AUTO-03/03
ATA5282
Serial Interface
General Description
The serial interface is an easy-to-handle 8-bit 2-wire interface. It always operates as a slave. The controller uses the NSCL input to shift a command into and data out of the internal shift register. The interface starts working with the first falling edge of NSCL. NDATA/NWAKEUP serves as bi-directional DATA I/O for command input and data output. The rising edge of NSCL is used to clock the command into the register of the ATA5282, while the falling edge is used to shift out the data. Data changes are always derived from the falling edge of NSCL. Two operating modes are implemented. One is the command mode that only requires an 8-bit input and does not prepare a data output. This mode is useful to control different operating modes of the ATA5282, as described on the following pages. The second mode is used to read out the current value of the AGC-counter that is related to the field strength of the input signal. The READ_FS command starts an internal sequence to store the value of the AGC into the shift register and switches the DATA I/O to output mode. After t ACC , the controller must deliver another 8 shift clocks to clock out the information.
Figure 12. Serial Interface
MSB DATA I/O (NDATA) NSCL
Command
B C D E F G H
MSB
Data
A
tSCL
tACC
13
4694A-AUTO-03/03
Command and Data Register
The 8-bit command register is organized as follows:
Table 2. Command Register
MSB Command FGC not used LSB TEST MOD 0 1 X 0 1 0 1 0 1 0 0 1 1 0 1 Note: 0 1 0 1 Function Default value after reset: 00 hex Application mode active Test mode active For future use
FREEZE CH_SEL 1 CH_SEL 2 READ_FS SOFT_RES
Standard gain control active (AGC full range: 256 steps) Fast gain control active (AGC full range: 128 steps) No effect Reset circuit to initial state No effect Read AGC-counter (field strength) Coil input 1, 2, 3 active Select Coil input 1 (disable 2 and 3) Select Coil input 2 (disable 1 and 3) Select Coil input 3 (disable 1 and 2)
Automatic Gain Control (AGC) active AGC stopped with actual value These commands, except FREEZE- and READ_FS, cause a reset of AGC to initial state.
Table 3. Data Register
MSB Data LSB Function AGC7 AGC6 AGC5 AGC4 AGC3 AGC2 AGC1 AGC0 Default value '00'hex Note: The content of the data register is updated every time a READ_FS command is given via the interface.
14
ATA5282
4694A-AUTO-03/03
ATA5282
Command Description
TEST_MOD FGC
Note: Every command except FREEZE- and READ_FS causes a reset of the AGC to its initial state.
Not for customer use, this mode is only used for production tests. With FGC set to 1, the time for a full-range control cycle of the AGC is 128 steps instead of 256 steps as in standard mode. This divides the AGC settling time by 2, compared to the standard mode. In addition to the internal hardware reset and watchdog functions, this bit allows the connected microcontroller to switch the circuit into the initial low-power state. All internal registers including the serial interface and the gain control counter are reset by this command. As long as this bit is kept at 0, the interface is in write mode and accepts 8-bit commands only. Setting Read_FS to 1 enables to read out the digital 8-bit value of the gain control counter (RSSI), thus requiring two 8-bit accesses. The distance between the two accesses (tACC) must be >50 s to allow proper operating and updating of the internal data register. These two bits define the operation mode of the three channels. After reset, all channels are active. With the CH_SEL-bits, one of the three channels can be selected to be active, while the other two are disabled. The gain control is reset to the initial value if these bits are modified and operates only with the selected channel. This feature can be used for three-dimensional field strenght measurements or to suppress the influence of noise from disturbing channels. When set to 1, this bit disables the automatic gain control and maintains the actual value for the gain of the input amplifiers. Even when changing the input amplitudes (for example, modulation through noise or movement), the gain is kept constant. The example shows how to program the circuit to operate on channel 1 only and to measure the field strength of the Coil 1 input signal. Figure 13 shows the command entry which activates Coil 1 input only and also the fast gain control (FGC). The gain control counter is set to zero (highest sensitivity) by this command. The information is shifted into the ATA5282 with the rising edge of the shift clock.
SOFT_RES
READ_FS
CH_SEL0,1
FREEZE
Example
Figure 13. Select Coil Input 1 + FGC
MSB Command DATA I/O (NDATA) NSCL
0
0
1
0
0
1
0
0
15
4694A-AUTO-03/03
Figure 14 shows the second step, the read-out of the actual field strength of the signal applied to Coil 1. When 128 steps have been passed, the gain control is finished and the value can be read out. This is performed by providing the command READ_FS with the information of the selected channel. 50 s later, the ATA5282 has updated and stored the information into the internal shift register. Now the microcontroller can read the actual information by generating the next 8 shift clock pulses. The information changes on the falling edge of the clock pulse.
Figure 14. Read Field Strength of Channel 1
Read field strength of coil 1 input signal 0 1 1 0 1 0 0 internal operation
Field strength data
MSB
Read Command DATA I/O (NDATA) NSCL
MSB
0
>50 s Down-link Up-link
Reset Interface
To prevent the system from hanging or running into a deadlock condition due to disturbances on the NSCL line (hardware or software), a special function is provided to reset, the interface.
Figure 15. Reset Interface
DATA I/O (NDATA) NSCL Reset interface
Setting the NSCL to a low level and generating 4 clock pulses at the NDATA pin resets all interface-relevant registers and flip-flops, thus cancelling the deadlock condition and resynchronizing the interface.
16
ATA5282
4694A-AUTO-03/03
ATA5282
Application
Figure 16 shows an application of the ATA5282. Combined with the antenna resonant circuit, the ATA5282 is used as wake-up receiver for the microcontroller. On top the antenna circuit, the blocking filter - consisting of a RC element (R1 = 100 W, C1 = 10 nF) - are neccessary for the ATA5282. An additional resistor (R2 = 2 MW/1%) should be placed at TC for oscillator tuning (optional: a parallel capacitor C2 with maximum 10 pF).
Figure 16. Application Circuit
R1 C2 C1
VDD
TC
Timing
R2 GND
125 kHz
X
ATA5282
Central Board Controller
Antenna Driver ATA5275
Y
Header Detect
NDATA
Z
Serial Interface
NSCL
Microcontroller MARC4
UHF Receiver ATA5760
433 MHz
UHF Module T5750
17
4694A-AUTO-03/03
Figure 17. Pin Connection and Pin Protection
ATA5282
COIL1 1
Divider impedance 143 kW to 5 MW
8
VDD
VDD
COIL2 2
Divider impedance 143 kW to 5 MW
20kW 2kW
7
NDATA
VDD
COIL3 3
Divider impedance 143 kW to 5 MW
2kW
6
NSCL
VDD
VSS
4
18kW
1k W
5
TC
18
ATA5282
4694A-AUTO-03/03
ATA5282
Absolute Maximum Ratings
Parameters Power supply Input voltage (except coil inputs) Input current coil Input voltage coil ESD protection (human body) Operating temperature range Storage temperature range Soldering temperatur Thermal resistance (TSSOP 8L) Symbol VDD VIN ICI VCI VESD Tamb Tstg Tsld RthJA Value -0.3 to +6.5 VSS - 0.3 < VIN < VDD + 0.3 10 VDD - 3.5 < VCI < VDD + 3.5 4 -40 to +85 -40 to +130 260 240 Unit V V mA V kV C C C k/W
Thermal Resistance
Parameters Thermal resistance junction-case Thermal resistance junction-ambient Symbol RthJC RthJC Value 260 240 Unit C C
Operating Range
Parameters Power supply range Operating temperature range Symbol VDD TOP Value 2 to 4.2 -40 to +85 Unit V C
Electrical Characteristics
No. 1 1.1 1.2 1.3 1.4 1.5 1.6 Parameters Power supply Supply current (initial state, AGC off) Supply current (AGC active) Power on reset threshold Power up time Switch on VDD to circuit active 7 Test Conditions Pin 8 8 8 Symbol VDD IDD IDD VPOR VPON tRST 10 1 Min. 2 Typ. 3.2 2 4 1.5 Max. 4.2 4 6 1.9 100 100 Unit V A A V ms s Type* A A A A C C Power Supply and Coil Limiter
RESET reactivation caused by tBDN = 500 ns negative spikes on VDD Coil input voltage refered to VDD (Input Coil limiter for channels X, Y, Z) TC low current output Carrier frequency range Amplifiers Wake-up sensitivity 125-kHz input signal ICI = 1 mA VDD = 2.0 V VDD = 3.2 V VDD = 4.2 V VO_TC at 500 mV
1.71 1.72 1.73 1.8 1.9 2 2.1
1, 2, 3
VCI ITC fCF VSENS 230 100
1.2 1.4 1.55 250 270 150 2.8 3.6
VP VP VP nA kHz mVPP
A
5 1, 2, 3 7
A D A
*) Type means: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter
19
4694A-AUTO-03/03
Electrical Characteristics (Continued)
No. 2.2 2.3 2.4 2.5 2.6 2.7 3 3.1 3.2 3.3 3.4 3.5 3.6 3.7 3.8 3.9 3.10 3.11 4 4.1 4.2 4.3 4.4 4.5 4.6 4.7 4.8 4.9 4.10 Shift clock period Data access time Data rate (Q < 20) Delay time RF signal to data Delay time RF signal to data Interface NSCL input level LOW NSCL input level HIGH NSCL input leakage current LOW NSCL input leakage current HIGH NDATA input level LOW NDATA input level HIGH NDATA input leakage current LOW NDATA input leakage current HIGH NDATA output level LOW NDATA output level HIGH VNSCL = VSS VNSCL = VDD VNSCL = VSS VNSCL = VSS VNDAT = VSS VNSCL = VSS VNDAT = VDD VNSCL = VSS INDAT = -100 A VNSCL = VDD INDAT = +100 A VNSCL = VDD 6 6 6 6 7 7 7 7 7 7 VIL_NSCL VIH_NSCL IIL_NSCL IIH_NSCL VIL_NDAT VIH_NDAT IIL_NDAT IIH_NDAT VOL_NDAT VOL_NDAT VSS 0.8 VDD -200 0 VSS 0.8 VDD -200 0 VSS 0.8VDD 0.2 VDD VDD 0 +200 0.2 VDD VDD 0 +200 0.2 VDD VDD V V nA nA V V nA nA V V A A A A A A A A A A 125 kHz ASK 125 kHz ASK 125 kHz ASK 6 Header detection windows (L = long, S = short) Tolerance included oscillator tolerance Parameters Bandwith Upper corner frequency Lower corner frequency Gain difference Input impedance Input capacitance Digital Oscillator frequency Preamble periods (not FGC) REXT = 2 MW and CEXT maximum 10 pF VCI 3.2VPP 1, 2, 3 fOSC tPAM tSTART_L tEND_L tSTART_S tEND_S tNSCL tACC DRATE tON tOFF 80 320 160 315 40 200 10 50 4 40 40 182 357 50 225 205 400 60 255 s s s s s s kbps s s 90 100 kHz A A A A A A C A A A A Test Conditions Without Coil Without Coil Without Coil Channel to channel VIN 2.8 mVPP at 125 kHz 1, 2, 3 1, 2, 3 1, 2, 3 Pin Symbol BW fu fo GDIFF RIN CIN 143 10 Min. Typ. 200 230 30 20 Max. Unit kHz kHz kHz % kW pF Type* C C C A A C
*) Type means: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter
20
ATA5282
4694A-AUTO-03/03
ATA5282
Ordering Information
Extended Type Number ATA5282 Package TSSOP 8L Remarks -
Package Information
Figure 18. Package TSSOP 8L
21
4694A-AUTO-03/03
Atmel Headquarters
Corporate Headquarters
2325 Orchard Parkway San Jose, CA 95131 TEL 1(408) 441-0311 FAX 1(408) 487-2600
Atmel Operations
Memory
2325 Orchard Parkway San Jose, CA 95131 TEL 1(408) 441-0311 FAX 1(408) 436-4314
RF/Automotive
Theresienstrasse 2 Postfach 3535 74025 Heilbronn, Germany TEL (49) 71-31-67-0 FAX (49) 71-31-67-2340 1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 TEL 1(719) 576-3300 FAX 1(719) 540-1759
Europe
Atmel Sarl Route des Arsenaux 41 Case Postale 80 CH-1705 Fribourg Switzerland TEL (41) 26-426-5555 FAX (41) 26-426-5500
Microcontrollers
2325 Orchard Parkway San Jose, CA 95131 TEL 1(408) 441-0311 FAX 1(408) 436-4314 La Chantrerie BP 70602 44306 Nantes Cedex 3, France TEL (33) 2-40-18-18-18 FAX (33) 2-40-18-19-60
Biometrics/Imaging/Hi-Rel MPU/ High Speed Converters/RF Datacom
Avenue de Rochepleine BP 123 38521 Saint-Egreve Cedex, France TEL (33) 4-76-58-30-00 FAX (33) 4-76-58-34-80
Asia
Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimhatsui East Kowloon Hong Kong TEL (852) 2721-9778 FAX (852) 2722-1369
ASIC/ASSP/Smart Cards
Zone Industrielle 13106 Rousset Cedex, France TEL (33) 4-42-53-60-00 FAX (33) 4-42-53-60-01 1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 TEL 1(719) 576-3300 FAX 1(719) 540-1759 Scottish Enterprise Technology Park Maxwell Building East Kilbride G75 0QR, Scotland TEL (44) 1355-803-000 FAX (44) 1355-242-743
Japan
9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan TEL (81) 3-3523-3551 FAX (81) 3-3523-7581
e-mail
literature@atmel.com
Web Site
http://www.atmel.com
(c) Atmel Corporation 2003. Atmel Corporation makes no warranty for the use of its products, other than those expressly contained in the Company's standard warranty which is detailed in Atmel's Terms and Conditions located on the Company's web site. The Company assumes no responsibility for any errors which may appear in this document, reserves the right to change devices or specifications detailed herein at any time without notice, and does not make any commitment to update the information contained herein. No licenses to patents or other intellectual property of Atmel are granted by the Company in connection with the sale of Atmel products, expressly or by implication. Atmel's products are not authorized for use as critical components in life support devices or systems.
Atmel (R) is the registered trademark of Atmel. Other terms and product names may be the trademarks of others. Printed on recycled paper.
4694A-AUTO-03/03 xM


▲Up To Search▲   

 
Price & Availability of ATA5282

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X